# ECE 544: FreeRTOS system using Board Files

(Example: Creating a FreeRTOS supporting System Using Board Files)

Vivado 2018.x Revision 2.1

Updated by Roy Kravitz (<u>rkravitz@pdx.edu</u>)

Original Version by Sai Teja Bodanki

#### **Free RTOS System:**

A FreeRTOS needs at-lest the following Hardware support

- Memory DDR SDRAM + On-Chip BRAM (total 128Mb + 128KB)
- Interrupt Controller
- Timer

We are going to build our system using the Digilent board files. This is a different approach than we used on Project #1 where we created the embedded system and instantiated it in our own top level module (n4fpga.v) and constraints file (n4DDRfpga.xdc).

#### **Vivado Board Files**

In addition to the ability (requirement) to select a Xilinx FPGA when setting up a new Vivado project, Vivado also allows you to select a board type for FPGA development boards like the Nexys A7 (formerly the Nexys4 DDR).

By default, Vivado includes XML files for the different FPGA boards manufactured by Xilinx. These XML files define the different interfaces on the board. Interfaces such as Slide Switches, Push Buttons, LEDs, USB-UART, DDR Memory, Ethernet etc.

Digilent has created XML files for the Artix 7 FPGA boards including the Nexys 4 DDR and the Nexys A7. The XML files connect various IP blocks to specific pins on the Digilent FPGA platforms. For example, in the AXI GPIO IP customization window, you will be able to assign different interfaces that are available on your selected board to a specific GPIO IP block:



Board files make the designer's (that's you) task of creating an embedded system with the IP Integrator a little simpler and, potentially, with less errors.

- The right chip (like DDR SDRAM) with recommended configurations are set by default.
- No need to add pin constraints (XDC files are automatically generated)
- Faster block level design. (Don't worry about port names matching)
- The FPGA device is automatically selected.

Board packages are limited to existing FPGA development boards that support them. If you are to work on a Custom FPGA Board you have to start from scratch much like we did in Project #1.

#### **Installing the Digilent Board Files:**

Refer to the following link for instructions on how to install the Digilent Board files into Vivado: https://reference.digilentinc.com/vivado/installing-vivado/start#installing\_digilent\_board\_files

You should be able to see updated board files with Nexys A7 and Nexy4 DDR and various Digilent supported boards included in the list when you create a new project. If you don't see them try restarting Vivado.



## **Steps to Build the System**

| Step | Screen             | Action                                      | Explanation/Comments                |
|------|--------------------|---------------------------------------------|-------------------------------------|
| 1    | Vivado Home        | Create a new Project                        | You know the Drill                  |
| 2    | Part Select        | Select the Boards tab and pick the board of | NEXYS 4 DDR                         |
|      |                    | your interest                               |                                     |
| 3    | Create New Block   | In the Window where you can see             | You will see all the                |
|      | Design             | Source Design Signal Board                  | available Peripherals               |
|      |                    | Click Board.                                | connected on your board.            |
| 4    | Click Clock        | Click system clock. (click ok with default  | (Add a 100Mhz, 50Mhz,               |
|      | folder→systemclock | config)                                     | and a 200Mhz(for DDR                |
|      |                    | A Clocking Wizard appears. Pick the         | SDRAM))                             |
|      |                    | configurations based on previous            |                                     |
|      |                    | configurations (project 1)                  |                                     |
| 5    | Click Reset        | Click OK with default parameters            | NA                                  |
| 6    | Add IP             | Add a MicroBlaze IP                         | With the following                  |
|      |                    | (→Run Block Automation)                     | configuration:                      |
|      |                    |                                             | • Local Mem -128KB                  |
|      |                    |                                             | • Cache -32KB                       |
|      |                    |                                             | <ul> <li>Debug and UART</li> </ul>  |
|      |                    |                                             | • Check – Interrupt                 |
|      |                    |                                             | Controller                          |
| 7    | Click External     | Click Memory Interface Generator Block      | Set the following                   |
|      | Memory/DDR2        |                                             | configurations                      |
|      | SDRAM (Board       |                                             | • → Next (Default)                  |
|      | tab)               |                                             | <ul> <li>Until you see a</li> </ul> |
|      |                    |                                             | Change period                       |
|      |                    |                                             | window. Set to 5000                 |
|      |                    |                                             | (200MhZ)                            |
|      |                    |                                             | • → Next (Default)                  |
|      |                    |                                             | <ul> <li>Until You see a</li> </ul> |
|      |                    |                                             | Validate button.                    |
|      |                    |                                             | Press Validate (You                 |
|      |                    |                                             | should see Current                  |
|      |                    |                                             | Pinout is valid)                    |
|      |                    |                                             | • → Next, Agree                     |
|      |                    |                                             | • Done                              |
| 8    | Run Connection     | You should see a window where you can       | Click the sys_clock and             |
|      | Automation         | select sys_clock of MIG_7_Series            | click the drop box to set to        |

|          |                                                    | Note: I (Roy) did not see                          |
|----------|----------------------------------------------------|----------------------------------------------------|
|          |                                                    | this choice the first time but                     |
|          |                                                    | I was able to delete the MIG clock on the block    |
|          |                                                    | diagram which brought up                           |
|          |                                                    | the Run Connection Wizard                          |
|          |                                                    | dialog where I could select                        |
|          |                                                    | the clock.                                         |
| 9 Add IP | Add two 16-bit GPIO's and an AXI Timer to          | These are the peripherals                          |
|          | your design.                                       | you need to run the                                |
|          |                                                    | FreeRTOS demo app we                               |
|          | The GPIO that will be connected to the DIP         | included. The AXI Timer 0                          |
|          | switches should generate interrupts.               | interrupt should be                                |
|          |                                                    | connected to interrupt                             |
|          | Note: You can add these GPIO's from the            | controller. LED's should                           |
|          | board tab if you want to. In my (Roy)              | be connected to GPIO_0                             |
|          | implementation I put the 16 LEDS to a              | and the DIP switches                               |
|          | GPIO (became GPIO 0) and the switches              | should be connected to                             |
|          | and buttons on a separate GPIO (became             | GPIO 1. The Interrupt                              |
|          | GPIO 1). After creating GPIO 1 I                   | output from GPIO 1 should                          |
|          | customized it to enable interrupts and routed      | be connected to the                                |
|          | the GPIO input to the 2 <sup>nd</sup> input on the | interrupt controller through XLCONCAT and the GPIO |
|          | XLCONCAT block; the first input was the            |                                                    |
|          | output from the timer.                             | configured to generate an interrupt. The interrupt |
|          |                                                    | will be asserted each time                         |
|          |                                                    | any of the GPIO inputs                             |
|          |                                                    | changes.                                           |

Note: In the Address Editor you see the Instruction has MIG and BRAM. Anything other than the BRAM and MIG can be excluded from the Instruction segment. (Right click and Select Exclude).

- You can now Save your design and Generate Output Products (this will take a while) and go to sources.
- Right Click on your design and select create HDL wrapper. Select the option that allows you to edit the HDL wrapper file.
- Let Vivado pick the top and select ok.

• Synthesize, Implement, Generate Bitstream, Export hardware (and bitstream) to SDK

### Building and running the Getting Started App in SDK

The process is not that different than creating an app for the standalone OS. Build a FreeRTOS BSP instead of a Standalone OS BSP. Create a new application using the FreeRTOS BSP. Note that the FreeRTOS BSP relies on the standalone OS so all of the standalone functionality is there for you to use...however, leave the interrupt setup to FreeRTOS. It has its own mechanisms. Once your app starts the FreeRTOS scheduler its "rules" apply, not those of the Standalone OS.

I started by building a Hello World app when I created the application for FreeRTOS. It worked out-of-the-box showing me that the hardware configuration and BSP I built worked. This app sends a message between two tasks and quits after 10 seconds.

After I had the Hello World app working I built a new app on the same FreeRTOS BSP and imported the Getting Started test program. It also worked after a fashion so I made some changes to it. The app starts off by blinking the LEDs and then waits for you to flip one of the switches. Every time a switch is flipped the LED pattern changes from 0x00FF to 0xFF00.

A few words of caution. These are things I ran into, your mileage may vary. ©

- I had to reload the FPGA every time I finished running the app. Even though the reset signal is routed to the CPU reset button on the board my implementation must not have cleanly reinitialized the board. I didn't spend any time figuring this out. If you do than please post your findings.
- I don't think the caches are enabled even though they are included in the design. It seemed that my calls to sleep() took much longer than the 1 second I asked form. I didn't explore this either since I had something that worked and I wanted to post this Getting Started guide.
- I could not terminate an app running in the Debug perspective. That terminate option wasn't available to me.
- I occasionally had trouble getting the debugger to start correctly. Reloading the FPGA usually fixed this but one time I had to relaunch SDK. I have seen other strangenesses with Eclipse on Windows where it doesn't seem to shut down cleanly.

#### **Important notes for Project #2**

Note: Although the Board files can be used to connect any of the board-specific I/O devices (LEDs, RGB LEDs, 7-Segment Display, buttons and witches), this guide only used the board file to include DDR2 SDRAM and the peripherals needed to run the FreeRTOS demo program.

You may want to follow the Project #1 approach using the IP Integrator to connect/customize the other IP blocks that your embedded system needs. (Nexys4IO, AXI Timer, GPIO's, Pmods):

- You will continue adding Pmod's like you've done with the Project 1.
- You will use the same constraint file released in the Project #1 but should only uncomment the pins that you added at the top level. Board-specific constraint files are generated automatically for anything added using the Board tab in the IP Integrator (ex: the SDRAM)
- You can re-edit or create a fresh top module for Project 2. Make sure you have the port names same as constraints file. It may be helpful to refer to the n4fpga.v top level files for Project #1. For example, the Pmod ports are bi-directional.
- You may have to change the directions of port list based on the connectivity of PmodHB3 (Dir and EN are outputs from the embedded system, SA and SB are inputs.
- Do not disturb the PmodOLED (JA) or PmodENC(JD). Use JC or JB for PmodHB3. Thus you need to re-edit the port list of only JC/JB and leave JA and JD as it is.